





















Adham Ragab, Martin Staadecker, Ahmed Hamoda, Abnash Bassi



















at are we doing? • What are we doin







# Implement a linear programming solver on an FPGA

Solve such problems using an implementation of the Simplex Method













## Minimize Costs of Electricity Grids





### The Equivalent Linear Program

Minimize cost:

30 \* x + 50 \* z

Such that:

CleanVille's power is balanced

x - y = 100

DirtyVille's power is balanced

y + z = 100

The hydro plant operates within its limits

 $0 \le x \le 190$ 

The gas plant operates within its limits

 $0 \le z \le 200$ 

The transmission line is within its limits  $-80 \le y \le 80$ 

\*This is one of many possible models!

Depending on your application you might want to consider transmission losses, intracity distribution networks, etc.













ised System and Progress • Proposed System and Progress • Proposed System and Progress • Proposed System and Prog

# Initial Proposal





## Current Proposal - LP Subsystem <u>Link</u> 🗵







## What we've done



#### Problem Setup

- Converting real energy model into equations
- Converting equations into standard matrix

#### Data Transfer

- After setting up tableau:
  - a. We send elements over Ethernet
  - b. Store them in DDR and other caches
  - c. Notify LP control unit (LPC) to start
- We were able to reduce time it takes to send 100MB sample problem from 30m to less than 4m
- Read & write interfaces for memory components with FIFOs to stream in data to/from LP Core Modules.

#### Control & BRAM

- BRAM blocks for caching data associated with each LP core
- Control Unit to steer data and logic throughout the LP Subsystem
- Initiating DMA data transfers to/from DDR

#### LP Core Modules

#### Four modules:

- 1. Choose pivot column
- 2. Choose pivot row
- 3. Update pivot row
- 4. Update tableau

Software simulation for all modules













# Mid-project demo (video)





# Mid-project demo (video)



Tableau send progress: 20% Tableau send progress: 30% Tableau send progress: 40% Tableau send progress: 50% Tableau send progress: 60% Tableau send progress: 70% Tableau send progress: 80% Tableau send progress: 90% Tableau send progress: 100% Tableau send COMPLETED! Packet sent successfully, 224 bytes



# Challenges So Far

Back to Agenda Page





## Here's what challenged us...,



## Adapting Simplex to HW

- Deciding how much can be parallelized
- Replacing high-latency operations e.g. division replaced with multiplication
- Supporting floating point
- Pipelining modules

## Memory Interfacing

- A lot of data in flight
- Caching on-chip: Deciding when to write to DDR versus writing to BRAM
- Weird behaviour with simultaneous reading/writing to DDR















's Left To Do•What's Left To

## This is what's left...



## System Integration/Testing

- We have the ethernet subsystem working, and the LP subsystem is undergoing integration with the ethernet subsystem, control, and LP modules designed
- We are still in progress on some of the LP modules, with testing and integration happening in parallel
- Once all modules have been fully integrated, full-scale testing of the system, synthesis, etc, will follow

### GUI Visualization

- As part of our final milestone(s), we wanted to design a GUI to visualize our problem being solved
- With the work being done on the system, these was identified as a stretch goal early on and as of right now, has not been worked on.















# Final Demo Plan: Demonstrate a problem solution in flight





Solve such problems using an implementation of the Simplex Method, and demonstrate visualization capabilities of solution













